
ISQED’23 Call for Papers
Conference Highlights AI/ML & Electronic Design, Security, IoT, Autonomous Vehicles, Quantum Computing
SAN JOSE, CALIFORNIA, UNITES STATES, October 24, 2022 /EINPresswire.com/ — Symposium on Quality Electronic Design (ISQED) is asserting the ultimate paper submission deadline for 2023 occasion to be Nov. 11, 2022. All papers submitted by this week, could have one additional week to submit the revised work. ISQED is an internationally respected convention, to be technically sponsored by IEEE CASS, IEEE EDS, and IEEE Reliability Societies, and in cooperation with ACM/SigDA. The convention is deliberate to be held on April 5-7, 2023, in San Francisco, CA, USA.
A partial checklist of matters of curiosity contains:
Hardware and System Security
Attacks and countermeasures together with however not restricted to side-channel assaults, reverse engineering, tampering, and Trojans
Hardware-based safety primitives together with PUFs, TRNGs and ciphers
Security, privateness, belief protocols, and trusted data move
Ensuring belief utilizing untrusted instruments, IP, fashions and manufacturing
Secure {hardware} architectures Secure reminiscence programs
Post-quantum safety primitives
Security challenges and alternatives of rising nanoscale gadgets
IoT and cyber-physical system safety
Any different matters associated to {hardware} safety
Electronic Design Automation Tools and Methodologies
EDA and bodily design instruments, processes, methodologies, and flows
Design instruments for evaluation/ tolerance of variation, growing old, and soft-errors
Design and upkeep of arduous and comfortable IP blocks
Challenges and options of integrating, testing, qualifying and manufacturing IP blocks from a number of distributors
EDA for non-traditional issues equivalent to sensible energy grid and photo voltaic power
EDA instruments and methodologies for 3D integrations, and superior packaging
Modeling and Simulation of Semiconductor Processes and Devices (TCAD)
CAD for bio-inspired and neuromorphic programs
EDA instruments, methodologies and purposes for Photonics gadgets, circuit and system design
EDA for MEMS Any different matters associated design automation instruments and methodologies
Design Test and Verification
Hardware and software program formal-, assertion-, and simulation-based design verification strategies
All areas of DFT, ATE and BIST for digital designs, analog/mixed-signal IC’s, SoC’s, and recollections
Test synthesis and synthesis for testability
Fault prognosis, IDDQ take a look at, novel take a look at strategies, effectiveness of take a look at strategies, fault fashions and ATPG, and DPPM prediction
SoC/IP testing methods Design methodologies coping with the hyperlink between testability and manufacturing
Hardware/software program co-verification
Advanced methodologies, testbenches, and flows (e.g., UVM, HDLs, HVLs)
Formal and semi-formal verification and validation strategies
Safety and safety in verification and validation New strategies and instruments supporting purposeful security and safety
Self-checking testbenches in analog verification
Any different matters associated to design take a look at and verification
Emerging Device and Process Technologies and Applications
Design, simulation and modeling of rising applied sciences
Design, simulation and modeling of rising non-volatile reminiscence and logic, equivalent to STT-RAM, PC-RAM, R-RAM, and Memristors
Application of rising gadgets for storage and computation together with however not restricted to cognitive, neuromorphic, or quantum computing
Qubit applied sciences and quantum computing Specialty applied sciences equivalent to MEMs, NEMs
Novel or rising strong state nano-electronic gadgets and ideas
Design and Technology Co-Optimization
Optimization-based methodologies that tackle the interplay between design ({custom}, semi-custom, ASIC, FPGA, RF, reminiscence, and so forth.)
Advanced-node manufacturing strategies equivalent to a number of patterning, EUV lithography, DSA lithography,
Advanced interconnect (e.g., air hole for native interconnect, Si photonics, and so forth.).
Modeling, evaluation, and optimization of know-how implications on efficiency metrics like energy consumption, timing, space, and value.
Design strategies and instruments to enhance yield and manufacturability.
Any different matters associated to rising gadget applied sciences and purposes
Circuit Design, 3D Integration and Advanced Packaging
Low energy, high-performance, and sturdy design of logic, reminiscence, analog, interconnect, RF, programmable logic, and FPGA circuits
Techniques for leakage management, energy optimization, and energy administration
Analog circuit design together with however not restricted to all-digital PLLs and DLLs, ADC’s and DAC’s
Adaptive and resilient digital circuits and programs
On-chip course of, voltage, temperature, and growing old sensors and monitoring
Hardware design for IoT sensors and actuators together with digital logic, reminiscence design, wi-fi communications, power harvesting, sign processing, and energy administration
Innovative packaging applied sciences together with 3D IC, 2.5D or interposer, and multi-chip module and their impression on design
Design strategies, methodologies and flows for vertically built-in circuits/chips
Modeling and mitigation of gadget interactions for 3D ICs
Design of die-to-die interfaces in 3D/2.5D ICs
Design-for-testability and system-level design points in 3D/2.5D
Die-package co-design
Any different matters associated to circuit design, 3D integration and superior packaging
System-level Design and Methodologies
Methods and instruments aiming at high quality of programs together with multi-core processors, graphics processors embedded programs, SoC, novel accelerator designs, and heterogeneous structure designs
System-level trade-off evaluation and multi-objective (e.g. yield, energy, delay, space, and so forth.) optimization
System stage energy and thermal administration
Exploration of affect of rising applied sciences on the system stage design
System stage modeling and simulation to characterize results of course of, voltage, temperature, and growing old on energy, efficiency, and reliability
Cyber-Physical Systems – Design, Methodologies & Tools
HW/SW co-design, co-simulation, co-optimization, and co-exploration
HW/SW prototyping and emulation on FPGAs
Micro-architectural transformation
System communication structure
Application pushed heterogeneous computing platforms
Network-on-chip design methodologies
Any different matters associated to system stage design and methodologies
Cognitive Computing Hardware
Neuromorphic computing and non-Von Neumann architectures
Hardware and structure for neural networks and system-level design for (deep) neural computing Neural community acceleration strategies together with GPGPU, FPGA and devoted ASICs
Safe and safe machine studying Hardware accelerators for Artificial Intelligence Cognitive-inspired computing fundamentals
Cognitive-inspired computing programs
Cognitive-inspired computing with massive knowledge
Cognitive-inspired clever interplay AI-assisted cognitive computing approaches
Brain evaluation for cognitive-inspired computing Internet of cognitive Things
Cognitive setting, sensing and knowledge
Cognitive robots and brokers Security situation in cognitive-inspired computing
Test-bed, prototype implementation and purposes
Any different matters associated to cognitive computing {hardware}
Submission of Papers (Regular, WIP, Special Sessions)
For any details about submission course of consult with: https://www.isqed.org/English/Conference/Call_for_Papers.html
Lana Dunn
ISQED
+1 4085730200
electronic mail us right here
Visit us on social media:
Twitter
LinkedIn